SN74LVC2G02 SCES194N - APRIL 1999-REVISED MAY 2019 # SN74LVC2G02 Dual 2-Input Positive-NOR Gate #### **Features** - Available in the Texas Instruments NanoFree™ package - Supports 5-V V<sub>CC</sub> operation - Inputs accept voltages to 5.5 V - Max $t_{pd}$ of 4.9 ns at 3.3 V - Low power consumption, 10-μA Max I<sub>CC</sub> - ±24-mA Output drive at 3.3 V - Typical V<sub>OLP</sub> (output ground bounce) $<0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - I<sub>off</sub> supports partial-power-down mode operation - Latch-up performance exceeds 100 mA er JESD 78, class II - ESD protection exceeds JESD 22 - 2000-V Human-body model (A114-A) - 1000-V Charged-device model (C101) ## Applications - AV receiver - Audio dock: portable - Blu-ray player and home theater - Embedded PC - MP3 Player/recorder (portable audio) - Personal digital assistant (PDA) - Power: Telecom/server AC/DC supply: single controller: analog and digital - Solid state drive (SSD): client and enterprise - TV: LCD/digital and high-definition (HDTV) - Tablet: enterprise - Video analytics: server - Wireless headset, keyboard, and mouse ### 3 Description This dual 2-input positive-NOR gate is designed for 1.65-V to 5.5-V $V_{CC}$ operation. The SN74LVC2G02 device performs the Boolean function $Y = \overline{A + B}$ or $Y = \overline{A} \times \overline{B}$ in positive logic. NanoFree<sup>™</sup> package technology is a major breakthrough in IC packaging concepts, using the die as the package. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |----------------|-----------|-------------------| | SN74LVC2G02DCT | SSOP (8) | 2.95 mm × 2.8 mm | | SN74LVC2G02DCU | VSSOP (8) | 2.3 mm × 2.0 mm | | SN74LVC2G02YZP | DSBGA (8) | 1.91 mm × 0.91 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### Simplified Schematic ### **Table of Contents** | 1 | Features 1 | | 8.1 Overview | 9 | |---|--------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 8.2 Functional Block Diagram | 9 | | 3 | Description 1 | | 8.3 Feature Description | 9 | | 4 | Revision History2 | | 8.4 Device Functional Modes | 9 | | 5 | Pin Configuration and Functions | 9 | Application and Implementation | 10 | | 6 | Specifications4 | | 9.1 Application Information | 10 | | U | 6.1 Absolute Maximum Ratings | | 9.2 Typical Application | 10 | | | 6.2 ESD Ratings | 10 | Power Supply Recommendations | | | | 6.3 Recommended Operating Conditions | 11 | Layout | 11 | | | 6.4 Thermal Information | | 11.1 Layout Guidelines | | | | 6.5 Electrical Characteristics | | 11.2 Layout Example | | | | 6.6 Switching Characteristics | 12 | Device and Documentation Support | 12 | | | 6.7 Switching Characteristics | | 12.1 Community Resources | 12 | | | 6.8 Operating Characteristics | | 12.2 Trademarks | 12 | | | 6.9 Typical Characteristics | | 12.3 Electrostatic Discharge Caution | 12 | | 7 | Parameter Measurement Information 8 | | 12.4 Glossary | 12 | | 8 | Detailed Description9 | 13 | Mechanical, Packaging, and Orderable Information | 12 | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision M (November 2013) to Revision N | Page | |----------------------------------------------------------|------| | Updated document to new TI data sheet format. | 1 | | Added Device Information table. | 1 | | Added T <sub>J</sub> (Max) spec to Abs Max Ratings table | 4 | | Moved T <sub>stg</sub> spec to Abs Max Ratings table. | 4 | | Changes from Revision L (April 1999) to Revision M | Page | | Removed Ordering Information table. | 1 | # 5 Pin Configuration and Functions YZP Package 8-Pin DSBGA Bottom View | GND | 0450 | 2A | |-----|------|----| | 2Y | 0360 | 2B | | 1B | 0270 | 1Y | | 1A | 0180 | Vc | ### **Pin Functions** | PIN I/O | | 1/0 | DESCRIPTION | |---------|-----|--------|--------------------| | NAME | NO. | 1/0 | DESCRIPTION | | 1A | 1 | Input | Channel 1 input A | | 1B | 2 | Input | Channel 1 input B | | 2Y | 3 | Output | Channel 2 output Y | | GND | 4 | _ | Ground | | 2A | 5 | Input | Channel 2 input A | | 2B | 6 | Input | Channel 2 input B | | 1Y | 7 | Output | Channel 1 output Y | | VCC | 8 | _ | Positive supply | ### **Logic Diagram (Positive Logic)** Copyright © 1999–2019, Texas Instruments Incorporated ## 6 Specifications ## 6.1 Absolute Maximum Ratings (1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|---------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 6.5 | V | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the | high-impedance or power-off state (2) | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the | high or low state (2)(3) | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | | | $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Submit Documentation Feedback <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|------| | V | Complexional | Operating | 1.65 | 5.5 | V | | vcc | Supply voltage | Data retention only | 1.5 | | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | V | High level input valtage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | VIH | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | 2 | | V | | $V_{CC}$ Supply voltage $V_{IH}$ High-level input voltage $V_{IL}$ Low-level input voltage $V_{I}$ Input voltage $V_{O}$ Output voltage $V_{O}$ Low-level output current $V_{OL}$ Low-level output current | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | V | Input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | | | VIL | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | 0.8 | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.3 × V <sub>CC</sub> | | | $V_{I}$ | Input voltage | • | 0 | 5.5 | V | | $V_{O}$ | Output voltage | | 0 | $V_{CC}$ | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | Output voltage | V <sub>CC</sub> = 2.3 V | | | | | $I_{OH}$ | | V <sub>CC</sub> = 3 V | | -16 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | $V_{CC} = 4.5 \text{ V}$ | | -32 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | $I_{OL}$ | Low-level output current | V <sub>CC</sub> = 3 V | | 16 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | | | | $V_{CC} = 4.5 \text{ V}$ | | 32 | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ | | 20 | | | $\Delta t/\Delta v$ | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 10 | ns/V | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | | 5 | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ### 6.4 Thermal Information | | | SN74LVC2G02 | | | | | |----------------------|----------------------------------------------|-------------|-------------|-------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DCT (SSOP) | DCU (VSSOP) | YZP (DSBGA) | UNIT | | | | | 8 PINS | 8 PINS | 8 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 182.8 | 201.8 | 99.9 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 87.8 | 93.3 | 1.0 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 97.9 | 124.0 | 27.8 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 20.7 | 32.3 | 0.4 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 96.6 | 123.6 | 27.8 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. Product Folder Links: SN74LVC2G02 #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | ., | -40°C | to 85°C | -40°C | C to 125°C | | | |------------------------------|---------------------------------------------------------------------------------|-----------------|-----------------------|------------------------|-----------------------|--------------------|------|------| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> MAX | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | | I <sub>OH</sub> = -100 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | 1.2 | | | | | V | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | 1.9 | | | V | | V <sub>OH</sub> | I <sub>OH</sub> = -16 mA | 3 V | 2.4 | | 2.4 | | | V | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | 2.3 | | | | | | $I_{OH} = -32 \text{ mA}$ | 4.5 V | 3.8 | | 3.8 | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 5.5 V | | 0.1 | | | 0.1 | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | 0.45 | | | 0.45 | | | V | I <sub>OL</sub> = 8 mA | 2.3 V | | 0.3 | | | 0.3 | V | | V <sub>OL</sub> | I <sub>OL</sub> = 16 mA | 3 V | | 0.4 | | | 0.4 | V | | | I <sub>OL</sub> = 24 mA | 3 V | 0 | | | | 0.75 | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | 0.55 | | | 0.75 | | | I <sub>I</sub> A or B inputs | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | ±5 | | | ±5 | μΑ | | I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$ | 0 | | ±10 | | | ±10 | μА | | I <sub>CC</sub> | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$ | 1.65 V to 5.5 V | | 10 | | | 10 | μА | | Δl <sub>CC</sub> | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3 V to 5.5 V | | 500 | | | 500 | μА | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 3.3 V | | 5 | | 5 | | pF | <sup>(1)</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ### 6.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | | | | -40°C | to 85°C | | | | | |-----------------|-----------------|----------------|-------------------------------------|-----|------------------------------------|-------|---------|-----|----------------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | A or B | Υ | 3.2 | 8.9 | 1 | 5.4 | 1 | 4.9 | 1 | 4.4 | ns | ### 6.7 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | | | | −40°C to | 125°C | | | | | |-----------------|-----------------|----------------|-------------------------------------|------|------------------------------------|----------|------------------------------------|-----|----------------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | A or B | Y | 3.2 | 10.9 | 1 | 6.4 | 1 | 5.9 | 1 | 5.4 | ns | ## 6.8 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 1.8 V V <sub>CC</sub> = 2.5 V | | V <sub>CC</sub> = 5 V | UNIT | | |----------|-------------------------------|-----------------|-------------------------|-------------------------------------------------|-----|-----------------------|------|--| | | FARANIETER | TEST CONDITIONS | TYP | TYP | TYP | TYP | UNII | | | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 18 | 18 | 19 | 22 | pF | | Product Folder Links: SN74LVC2G02 ### 6.9 Typical Characteristics Figure 1. Simulated typical high-level output voltage ( $V_{OH}$ ) across high-level output current ( $I_{OH}$ ) at common supply values Figure 2. Simulated typical low-level output voltage ( $V_{OL}$ ) across low-level output current ( $I_{OL}$ ) at common supply values ### 7 Parameter Measurement Information | TEST | S1 | |------------------------------------|--------------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | <b>V</b> <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | **LOAD CIRCUIT** | ., | INPUTS | | | v | | _ | ., | |-------------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>Δ</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 500 Ω | 0.15 V | | $3.3~V~\pm~0.3~V$ | 3 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 5 V ± 0.5 V | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\circ}$ = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{\text{PLZ}}$ and $\dot{t}_{\text{PHZ}}$ are the same as $t_{\text{dis}}$ . - F. $t_{\mbox{\tiny PZL}}$ and $t_{\mbox{\tiny PZH}}$ are the same as $t_{\mbox{\tiny en}}.$ - G. $t_{PlH}$ and $t_{PHl}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms Submit Documentation Feedback ### 8 Detailed Description #### 8.1 Overview The SN74LVC2G02 device contains two 2-input positive-NOR gates and each gate performs the Boolean function $Y = \overline{A + B}$ or $Y = \overline{A} \bullet \overline{B}$ . This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. ### 8.2 Functional Block Diagram ### 8.3 Feature Description - Wide operating voltage range. - Operates from 1.65 V to 5.5 V. - Allows down voltage translation. - Inputs accept voltages to 5.5 V. - $I_{\text{off}}$ feature allows voltages on the inputs and outputs, when $V_{\text{CC}}$ is 0 V. #### 8.4 Device Functional Modes **Table 1. Function Table** (Each Gate) | INP | JTS | OUTPUT | |-----|-----|--------| | Α | В | Y | | Н | Χ | L | | X | Н | L | | L | L | Н | Product Folder Links: SN74LVC2G02 Copyright © 1999-2019, Texas Instruments Incorporated ### 9 Application and Implementation ### 9.1 Application Information The SN74LVC2G02 is a high-drive CMOS device that can be used for implement NOR logic with a high output drive, such as an LED application. It can produce 24-mA of drive current at 3.3 V making it Ideal for driving multiple outputs and good for high speed applications up to 100 Mhz. The inputs are 5.5-V tolerant allowing translation down to $V_{\rm CC}$ . ### 9.2 Typical Application #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - Rise time and fall time specs. See $(\Delta t/\Delta V)$ in the Recommended Operating Conditions table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating Conditions table at any valid V<sub>CC</sub>. #### 2. Recommend Output Conditions: - Load currents should not exceed ( $I_O$ max) per output and should not exceed total current (continuous current through $V_{CC}$ or GND) for the part. These limits are located in the *Absolute Maximum Ratings* table. Product Folder Links: SN74LVC2G02 Outputs should not be pulled above V<sub>CC</sub>. Submit Documentation Feedback ### **Typical Application (continued)** #### 9.2.3 Application Curves Figure 4. I<sub>CC</sub> vs Frequency ### 10 Power Supply Recommendations The power supply can be any voltage between the min and max supply voltage rating located in the *Recommended Operating Conditions* table. Each VCC pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended. If there are multiple VCC pins, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ## 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or VCC, whichever makes more sense or is more convenient. ### 11.2 Layout Example Product Folder Links: SN74LVC2G02 ### 12 Device and Documentation Support ### 12.1 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.2 Trademarks NanoFree, E2E are trademarks of Texas Instruments. ### 12.3 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74LVC2G02 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type (2) | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|-------------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-----------------------| | SN74LVC2G02DCTR | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | NIPDAU SN NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (2WI5, C02)<br>(R, Z) | | SN74LVC2G02DCTR.B | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (2WI5, C02)<br>(R, Z) | | SN74LVC2G02DCTRE4 | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C02<br>(R, Z) | | SN74LVC2G02DCTRE4.B | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C02<br>(R, Z) | | SN74LVC2G02DCUR | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (C02J, C02Q, C02R) | | SN74LVC2G02DCUR.B | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | (C02J, C02Q, C02R) | | SN74LVC2G02DCUT | Active | Production | VSSOP (DCU) 8 | 250 SMALL T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (C02J, C02Q, C02R) | | SN74LVC2G02DCUT.B | Active | Production | VSSOP (DCU) 8 | 250 SMALL T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | (C02J, C02Q, C02R) | | SN74LVC2G02DCUTG4.B | Active | Production | VSSOP (DCU) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | C02R | | SN74LVC2G02YZPR | Active | Production | DSBGA (YZP) 8 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | CBN | | SN74LVC2G02YZPR.B | Active | Production | DSBGA (YZP) 8 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | CBN | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LVC2G02: Enhanced Product : SN74LVC2G02-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 2-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC2G02DCTR | SSOP | DCT | 8 | 3000 | 180.0 | 12.4 | 3.15 | 4.35 | 1.55 | 4.0 | 12.0 | Q3 | | SN74LVC2G02DCTRE4 | SSOP | DCT | 8 | 3000 | 177.8 | 12.4 | 3.45 | 4.4 | 1.45 | 4.0 | 12.0 | Q3 | | SN74LVC2G02DCUR | VSSOP | DCU | 8 | 3000 | 178.0 | 9.0 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC2G02DCUT | VSSOP | DCU | 8 | 250 | 178.0 | 9.0 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC2G02DCUT | VSSOP | DCU | 8 | 250 | 178.0 | 9.5 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | | SN74LVC2G02YZPR | DSBGA | YZP | 8 | 3000 | 178.0 | 9.2 | 1.02 | 2.02 | 0.63 | 4.0 | 8.0 | Q1 | www.ti.com 2-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC2G02DCTR | SSOP | DCT | 8 | 3000 | 190.0 | 190.0 | 30.0 | | SN74LVC2G02DCTRE4 | SSOP | DCT | 8 | 3000 | 183.0 | 183.0 | 20.0 | | SN74LVC2G02DCUR | VSSOP | DCU | 8 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LVC2G02DCUT | VSSOP | DCU | 8 | 250 | 180.0 | 180.0 | 18.0 | | SN74LVC2G02DCUT | VSSOP | DCU | 8 | 250 | 202.0 | 201.0 | 28.0 | | SN74LVC2G02YZPR | DSBGA | YZP | 8 | 3000 | 220.0 | 220.0 | 35.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. DIE SIZE BALL GRID ARRAY ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-187 variation CA. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated